sam3 smc definitions, add ECC registers.
[bertos.git] / bertos / cpu / detect.h
1 /**
2  * \file
3  * <!--
4  * This file is part of BeRTOS.
5  *
6  * Bertos is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; either version 2 of the License, or
9  * (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program; if not, write to the Free Software
18  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA  02110-1301  USA
19  *
20  * As a special exception, you may use this file as part of a free software
21  * library without restriction.  Specifically, if other files instantiate
22  * templates or use macros or inline functions from this file, or you compile
23  * this file and link it with other files to produce an executable, this
24  * file does not by itself cause the resulting executable to be covered by
25  * the GNU General Public License.  This exception does not however
26  * invalidate any other reasons why the executable file might be covered by
27  * the GNU General Public License.
28  *
29  * Copyright 2004, 2005, 2006, 2007 Develer S.r.l. (http://www.develer.com/)
30  * Copyright 2004 Giovanni Bajo
31  *
32  * -->
33  *
34  * \brief CPU detection through special preprocessor macros
35  */
36 #ifndef CPU_DETECT_H
37 #define CPU_DETECT_H
38
39 #if defined(__ARM_ARCH_4T__) /* GCC */ \
40         || (defined(__ICCARM__) && (__CORE__== __ARM4TM__)) /* IAR: defined for all cores == 4tm */
41         #define CPU_ARM 1
42         #define CPU_ID  arm
43         #define CPU_CORE_NAME            "ARM7TDMI"
44
45     // AT91SAM7S products serie
46         #if defined(__ARM_AT91SAM7S32__)
47                 #define CPU_ARM_AT91         1
48                 #define CPU_ARM_AT91SAM7S32  1
49                 #define CPU_NAME             "AT91SAM7S32"
50         #else
51                 #define CPU_ARM_AT91SAM7S32  0
52         #endif
53
54         #if defined(__ARM_AT91SAM7S64__)
55                 #define CPU_ARM_AT91         1
56                 #define CPU_ARM_SAM7S_LARGE  1
57                 #define CPU_ARM_AT91SAM7S64  1
58                 #define CPU_NAME             "AT91SAM7S64"
59         #else
60                 #define CPU_ARM_AT91SAM7S64  0
61         #endif
62
63         #if defined(__ARM_AT91SAM7S128__)
64                 #define CPU_ARM_AT91         1
65                 #define CPU_ARM_SAM7S_LARGE  1
66                 #define CPU_ARM_AT91SAM7S128 1
67                 #define CPU_NAME             "AT91SAM7S128"
68         #else
69                 #define CPU_ARM_AT91SAM7S128 0
70         #endif
71
72         #if defined(__ARM_AT91SAM7S256__)
73                 #define CPU_ARM_AT91         1
74                 #define CPU_ARM_SAM7S_LARGE  1
75                 #define CPU_ARM_AT91SAM7S256 1
76                 #define CPU_NAME             "AT91SAM7S256"
77         #else
78                 #define CPU_ARM_AT91SAM7S256 0
79         #endif
80
81         #if defined(__ARM_AT91SAM7S512__)
82                 #define CPU_ARM_AT91         1
83                 #define CPU_ARM_SAM7S_LARGE  1
84                 #define CPU_ARM_AT91SAM7S512 1
85                 #define CPU_NAME             "AT91SAM7S512"
86         #else
87                 #define CPU_ARM_AT91SAM7S512 0
88         #endif
89
90         // AT91SAM7X products serie
91         #if defined(__ARM_AT91SAM7X128__)
92                 #define CPU_ARM_AT91         1
93                 #define CPU_ARM_SAM7X        1
94                 #define CPU_ARM_AT91SAM7X128 1
95                 #define CPU_NAME             "AT91SAM7X128"
96         #else
97                 #define CPU_ARM_AT91SAM7X128 0
98         #endif
99
100         #if defined(__ARM_AT91SAM7X256__)
101                 #define CPU_ARM_AT91         1
102                 #define CPU_ARM_SAM7X        1
103                 #define CPU_ARM_AT91SAM7X256 1
104                 #define CPU_NAME             "AT91SAM7X256"
105         #else
106                 #define CPU_ARM_AT91SAM7X256 0
107         #endif
108
109
110         #if defined(__ARM_AT91SAM7X512__)
111                 #define CPU_ARM_AT91         1
112                 #define CPU_ARM_SAM7X        1
113                 #define CPU_ARM_AT91SAM7X512 1
114                 #define CPU_NAME             "AT91SAM7X512"
115         #else
116                 #define CPU_ARM_AT91SAM7X512 0
117         #endif
118
119         #if defined(__ARM_LPC2378__)
120                 #define CPU_ARM_LPC2        1
121                 #define CPU_ARM_LPC2378     1
122                 #define CPU_NAME             "LPC2378"
123         #else
124                 #define CPU_ARM_LPC2378     0
125         #endif
126
127         #if !defined(CPU_ARM_SAM7S_LARGE)
128                 #define CPU_ARM_SAM7S_LARGE 0
129         #endif
130
131         #if !defined(CPU_ARM_SAM7X)
132                 #define CPU_ARM_SAM7X 0
133         #endif
134
135
136         #if defined(CPU_ARM_AT91)
137                 #if CPU_ARM_AT91SAM7S32 + CPU_ARM_AT91SAM7S64 \
138                 + CPU_ARM_AT91SAM7S128 + CPU_ARM_AT91SAM7S256 \
139                 + CPU_ARM_AT91SAM7S512 \
140                 + CPU_ARM_AT91SAM7X128 + CPU_ARM_AT91SAM7X256 \
141                 + CPU_ARM_AT91SAM7X512 != 1
142                         #error ARM CPU configuration error
143                 #endif
144                 #define CPU_ARM_LPC2        0
145
146         #elif defined (CPU_ARM_LPC2)
147
148                 #if CPU_ARM_LPC2378 + 0 != 1
149                         #error NXP LPC2xxx ARM CPU configuration error
150                 #endif
151                 #define CPU_ARM_AT91        0
152         /* #elif Add other ARM families here */
153         #else
154                 #define CPU_ARM_AT91        0
155                 #define CPU_ARM_LPC2        0
156         #endif
157
158
159         #if CPU_ARM_AT91 + CPU_ARM_LPC2 + 0 /* Add other ARM families here */ != 1
160                 #error ARM CPU configuration error
161         #endif
162 #else
163         #define CPU_ARM                 0
164
165         /* ARM Families */
166         #define CPU_ARM_AT91            0
167         #define CPU_ARM_LPC2            0
168
169         /* SAM7 sub-families */
170         #define CPU_ARM_SAM7S_LARGE     0
171         #define CPU_ARM_SAM7X           0
172
173         /* ARM CPUs */
174         #define CPU_ARM_AT91SAM7S32     0
175         #define CPU_ARM_AT91SAM7S64     0
176         #define CPU_ARM_AT91SAM7S128    0
177         #define CPU_ARM_AT91SAM7S256    0
178         #define CPU_ARM_AT91SAM7S512    0
179         #define CPU_ARM_AT91SAM7X128    0
180         #define CPU_ARM_AT91SAM7X256    0
181         #define CPU_ARM_AT91SAM7X512    0
182
183         #define CPU_ARM_LPC2378         0
184 #endif
185
186 #if defined(__ARM_ARCH_7M__) /* GCC */ \
187     || (defined(__ICCARM__) && (__CORE__== __ARM7M__)) /* IAR: defined for all cores v7M */
188         /* Cortex-M3 */
189         #define CPU_CM3 1
190         #define CPU_ID  cm3
191         #define CPU_CORE_NAME "Cortex-M3"
192
193         #if defined (__ARM_LM3S1968__)
194                 #define CPU_CM3_LM3S        1
195                 #define CPU_CM3_LM3S1968    1
196                 #define CPU_NAME            "LM3S1968"
197         #else
198                 #define CPU_CM3_LM3S1968    0
199         #endif
200
201         #if defined (__ARM_LM3S8962__)
202                 #define CPU_CM3_LM3S        1
203                 #define CPU_CM3_LM3S8962    1
204                 #define CPU_NAME            "LM3S8962"
205         #else
206                 #define CPU_CM3_LM3S8962    0
207         #endif
208
209         #if defined (__ARM_STM32F101C4__)
210                 #define CPU_CM3_STM32       1
211                 #define CPU_CM3_STM32F101C4 1
212                 #define CPU_NAME            "STM32F101C4"
213         #else
214                 #define CPU_CM3_STM32F101C4 0
215         #endif
216
217         #if defined (__ARM_STM32F103RB__)
218                 #define CPU_CM3_STM32       1
219                 #define CPU_CM3_STM32F103RB 1
220                 #define CPU_NAME            "STM32F103RB"
221         #else
222                 #define CPU_CM3_STM32F103RB 0
223         #endif
224
225         #if defined (__ARM_STM32F103RE__)
226                 #define CPU_CM3_STM32       1
227                 #define CPU_CM3_STM32F103RE 1
228                 #define CPU_NAME            "STM32F103RE"
229         #else
230                 #define CPU_CM3_STM32F103RE 0
231         #endif
232
233         // AT91SAM3N products serie
234         #if defined (__ARM_SAM3N4__)
235                 #define CPU_CM3_SAM3    1
236                 #define CPU_CM3_SAM3N   1
237                 #define CPU_CM3_SAM3N4  1
238                 #define CPU_NAME        "SAM3N4"
239
240                 #define CPU_CM3_SAM3S   0
241                 #define CPU_CM3_SAM3U   0
242                 #define CPU_CM3_SAM3N2  0
243                 #define CPU_CM3_SAM3N1  0
244                 #define CPU_CM3_SAM3X   0
245         #else
246                 #define CPU_CM3_SAM3N4  0
247         #endif
248
249         // AT91SAM3S products serie
250         #if defined (__ARM_SAM3S4__)
251                 #define CPU_CM3_SAM3    1
252                 #define CPU_CM3_SAM3S   1
253                 #define CPU_CM3_SAM3S4  1
254                 #define CPU_NAME        "SAM3S4"
255
256                 #define CPU_CM3_SAM3N   0
257                 #define CPU_CM3_SAM3U   0
258                 #define CPU_CM3_SAM3X   0
259         #else
260                 #define CPU_CM3_SAM3S4  0
261         #endif
262
263         // AT91SAM3U products serie
264         #if defined (__ARM_SAM3U4__)
265                 #define CPU_CM3_SAM3    1
266                 #define CPU_CM3_SAM3U   1
267                 #define CPU_CM3_SAM3U4  1
268                 #define CPU_NAME        "SAM3U4"
269
270                 #define CPU_CM3_SAM3N   0
271                 #define CPU_CM3_SAM3S   0
272                 #define CPU_CM3_SAM3X   0
273         #else
274                 #define CPU_CM3_SAM3U4  0
275         #endif
276
277         // AT91SAM3X products serie
278         #if defined (__ARM_SAM3X8__)
279                 #define CPU_CM3_SAM3    1
280                 #define CPU_CM3_SAM3X   1
281                 #define CPU_CM3_SAM3X8  1
282                 #define CPU_NAME        "SAM3X8"
283
284                 #define CPU_CM3_SAM3N   0
285                 #define CPU_CM3_SAM3S   0
286                 #define CPU_CM3_SAM3U   0
287         #else
288                 #define CPU_CM3_SAM3X8  0
289         #endif
290
291         #if defined (CPU_CM3_LM3S)
292                 #if CPU_CM3_LM3S1968 + CPU_CM3_LM3S8962 + 0 != 1
293                         #error Luminary Cortex-M3 CPU configuration error
294                 #endif
295                 #define CPU_CM3_STM32       0
296                 #define CPU_CM3_SAM3        0
297         #elif defined (CPU_CM3_STM32)
298                 #if CPU_CM3_STM32F101C4 + CPU_CM3_STM32F103RB + CPU_CM3_STM32F103RE + 0 != 1
299                         #error STM32 Cortex-M3 CPU configuration error
300                 #endif
301                 #define CPU_CM3_LM3S        0
302                 #define CPU_CM3_SAM3        0
303         #elif defined (CPU_CM3_SAM3)
304                 #if CPU_CM3_SAM3N + CPU_CM3_SAM3U + CPU_CM3_SAM3S + CPU_CM3_SAM3X + 0 != 1
305                         #error SAM3 Cortex-M3 CPU configuration error
306                 #endif
307                 #if CPU_CM3_SAM3N4 + CPU_CM3_SAM3S4 + CPU_CM3_SAM3U4 + CPU_CM3_SAM3X8 + 0 != 1
308                         #error SAM3 Cortex-M3 CPU configuration error
309                 #endif
310                 #define CPU_CM3_LM3S        0
311                 #define CPU_CM3_STM32       0
312         /* #elif Add other Cortex-M3 families here */
313         #else
314                 #define CPU_CM3_LM3S        0
315                 #define CPU_CM3_STM32       0
316                 #define CPU_CM3_SAM3        0
317         #endif
318
319
320         #if CPU_CM3_LM3S + CPU_CM3_STM32 + CPU_CM3_SAM3 + 0 /* Add other Cortex-M3 families here */ != 1
321                 #error Cortex-M3 CPU configuration error
322         #endif
323
324 #else
325         #define CPU_CM3 0
326         #define CPU_CM3_LM3S 0
327         #define CPU_CM3_LM3S1968 0
328         #define CPU_CM3_LM3S8962 0
329
330         #define CPU_CM3_STM32 0
331         #define CPU_CM3_STM32F103RB 0
332         #define CPU_CM3_STM32F101C4 0
333     #define CPU_CM3_STM32F103RE 0
334
335         #define CPU_CM3_SAM3 0
336         #define CPU_CM3_SAM3N 0
337         #define CPU_CM3_SAM3N4 0
338         #define CPU_CM3_SAM3X 0
339         #define CPU_CM3_SAM3X8 0
340 #endif
341
342 #if (defined(__IAR_SYSTEMS_ICC__) || defined(__IAR_SYSTEMS_ICC)) \
343         && !defined(__ICCARM__) /* IAR: if not ARM assume I196 */
344         #warning Assuming CPU is I196
345         #define CPU_I196                1
346         #define CPU_ID                  i196
347 #else
348         #define CPU_I196                0
349 #endif
350
351 #if defined(__i386__) /* GCC */ \
352         || (defined(_M_IX86) && !defined(_WIN64)) /* MSVC */
353         #define CPU_X86                 1
354         #define CPU_X86_32              1
355         #define CPU_X86_64              0
356         #define CPU_ID                  x86
357         #define CPU_CORE_NAME           "x86"
358         #define CPU_NAME                "generic"
359 #elif defined(__x86_64__) /* GCC */ \
360         || (defined(_M_IX86) && defined(_WIN64)) /* MSVC */
361         #define CPU_X86                 1
362         #define CPU_X86_32              0
363         #define CPU_X86_64              1
364         #define CPU_ID                  x86
365         #define CPU_CORE_NAME           "x86_64"
366         #define CPU_NAME                "generic"
367 #else
368         #define CPU_X86                 0
369         #define CPU_I386                0
370         #define CPU_X86_64              0
371 #endif
372
373 #if defined (_ARCH_PPC) || defined(_ARCH_PPC64)
374         #define CPU_PPC                 1
375         #define CPU_ID                  ppc
376         #if defined(_ARCH_PPC)
377                 #define CPU_PPC32       1
378         #else
379                 #define CPU_PPC32       0
380         #endif
381         #if defined(_ARCH_PPC64)
382                 #define CPU_PPC64       1
383         #else
384                 #define CPU_PPC64       0
385         #endif
386 #else
387         #define CPU_PPC                 0
388         #define CPU_PPC32               0
389         #define CPU_PPC64               0
390 #endif
391
392 #if defined(__m56800E__) || defined(__m56800__)
393         #define CPU_DSP56K              1
394         #define CPU_ID                  dsp56k
395 #else
396         #define CPU_DSP56K              0
397 #endif
398
399 #if defined (__AVR__)
400         #define CPU_AVR                 1
401         #define CPU_ID                  avr
402         #define CPU_CORE_NAME           "AVR"
403
404         #if defined(__AVR_ATmega32__)
405                 #define CPU_AVR_MEGA            1
406                 #define CPU_AVR_ATMEGA32    1
407                 #define CPU_NAME            "ATmega32"
408         #else
409                 #define CPU_AVR_ATMEGA32    0
410         #endif
411
412         #if defined(__AVR_ATmega64__)
413                 #define CPU_AVR_MEGA            1
414                 #define CPU_AVR_ATMEGA64    1
415                 #define CPU_NAME            "ATmega64"
416         #else
417                 #define CPU_AVR_ATMEGA64    0
418         #endif
419
420         #if defined(__AVR_ATmega103__)
421                 #define CPU_AVR_MEGA            1
422                 #define CPU_AVR_ATMEGA103   1
423                 #define CPU_NAME            "ATmega103"
424         #else
425                 #define CPU_AVR_ATMEGA103   0
426         #endif
427
428         #if defined(__AVR_ATmega128__)
429                 #define CPU_AVR_MEGA            1
430                 #define CPU_AVR_ATMEGA128   1
431                 #define CPU_NAME            "ATmega128"
432         #else
433                 #define CPU_AVR_ATMEGA128   0
434         #endif
435
436         #if defined(__AVR_ATmega8__)
437                 #define CPU_AVR_MEGA            1
438                 #define CPU_AVR_ATMEGA8     1
439                 #define CPU_NAME            "ATmega8"
440         #else
441                 #define CPU_AVR_ATMEGA8     0
442         #endif
443
444         #if defined(__AVR_ATmega168__)
445                 #define CPU_AVR_MEGA            1
446                 #define CPU_AVR_ATMEGA168   1
447                 #define CPU_NAME            "ATmega168"
448         #else
449                 #define CPU_AVR_ATMEGA168   0
450         #endif
451
452         #if defined(__AVR_ATmega328P__)
453                 #define CPU_AVR_MEGA            1
454                 #define CPU_AVR_ATMEGA328P   1
455                 #define CPU_NAME            "ATmega328P"
456         #else
457                 #define CPU_AVR_ATMEGA328P   0
458         #endif
459
460         #if defined(__AVR_ATmega1281__)
461                 #define CPU_AVR_MEGA            1
462                 #define CPU_AVR_ATMEGA1281  1
463                 #define CPU_NAME            "ATmega1281"
464         #else
465                 #define CPU_AVR_ATMEGA1281  0
466         #endif
467
468         #if defined(__AVR_ATmega1280__)
469                 #define CPU_AVR_MEGA            1
470                 #define CPU_AVR_ATMEGA1280  1
471                 #define CPU_NAME            "ATmega1280"
472         #else
473                 #define CPU_AVR_ATMEGA1280  0
474         #endif
475
476         #if defined(__AVR_ATmega2560__)
477                 #define CPU_AVR_MEGA            1
478                 #define CPU_AVR_ATMEGA2560  1
479                 #define CPU_NAME            "ATmega2560"
480         #else
481                 #define CPU_AVR_ATMEGA2560  0
482         #endif
483
484         #if defined(__AVR_ATxmega32D4__)
485                 #define CPU_AVR_XMEGA           1
486                 #define CPU_AVR_XMEGA_D         1
487                 #define CPU_AVR_ATXMEGA32D4     1
488                 #define CPU_NAME                        "ATxmega32d4"
489         #else
490                 #define CPU_AVR_ATXMEGA32D4     0
491         #endif
492
493         #if CPU_AVR_ATMEGA32 + CPU_AVR_ATMEGA64 + CPU_AVR_ATMEGA103 + CPU_AVR_ATMEGA128 \
494           + CPU_AVR_ATMEGA8 + CPU_AVR_ATMEGA168 + CPU_AVR_ATMEGA328P + CPU_AVR_ATMEGA1281 \
495           + CPU_AVR_ATMEGA1280 + CPU_AVR_ATMEGA2560 + CPU_AVR_ATXMEGA32D4 != 1
496                 #error AVR CPU configuration error
497         #endif
498
499         #if defined(CPU_AVR_XMEGA) && defined(CPU_AVR_MEGA)
500                 #error CPU cannot be MEGA and XMEGA
501         #elif defined(CPU_AVR_MEGA)
502                 #define CPU_AVR_XMEGA           0
503         #elif defined(CPU_AVR_XMEGA)
504                 #define CPU_AVR_MEGA            0
505         #endif
506
507         #if CPU_AVR_MEGA + CPU_AVR_XMEGA != 1
508                 #error AVR CPU configuration error
509         #endif
510
511 #else
512         #define CPU_AVR                 0
513         #define CPU_AVR_MEGA                    0
514         #define CPU_AVR_ATMEGA8         0
515         #define CPU_AVR_ATMEGA168       0
516         #define CPU_AVR_ATMEGA328P      0
517         #define CPU_AVR_ATMEGA32        0
518         #define CPU_AVR_ATMEGA64        0
519         #define CPU_AVR_ATMEGA103       0
520         #define CPU_AVR_ATMEGA128       0
521         #define CPU_AVR_ATMEGA1281      0
522         #define CPU_AVR_ATMEGA1280      0
523         #define CPU_AVR_ATMEGA2560      0
524         #define CPU_AVR_XMEGA                   0
525         #define CPU_AVR_XMEGA_D                 0
526 #endif
527
528 #if defined (__MSP430__)
529         #define CPU_MSP430              1
530         #define CPU_ID                  msp430
531         #define CPU_CORE_NAME           "MSP430"
532
533         #if defined(__MSP430F2274__)
534                 #define CPU_MSP430F2274     1
535                 #define CPU_NAME            "MSP430F2274"
536         #else
537                 #define CPU_MSP430F2274     0
538         #endif
539
540         #if defined(__MSP430G2231__)
541                 #define CPU_MSP430G2231     1
542                 #define CPU_NAME            "MSP430G2231"
543         #else
544                 #define CPU_MSP430G2231     0
545         #endif
546
547         #if CPU_MSP430F2274 + CPU_MSP430G2231 != 1
548                 #error MSP430 CPU configuration error
549         #endif
550 #else
551         #define CPU_MSP430                  0
552         #define CPU_MSP430F2274             0
553         #define CPU_MSP430G2231             0
554 #endif
555
556
557 /* Self-check for the detection: only one CPU must be detected */
558 #if CPU_ARM + CPU_CM3 + CPU_I196 + CPU_X86 + CPU_PPC + CPU_DSP56K + CPU_AVR + CPU_MSP430 == 0
559         #error Unknown CPU
560 #elif !defined(CPU_ID)
561         #error CPU_ID not defined
562 #elif CPU_ARM + CPU_CM3 + CPU_I196 + CPU_X86 + CPU_PPC + CPU_DSP56K + CPU_AVR + CPU_MSP430 != 1
563         #error Internal CPU configuration error
564 #endif
565
566
567 #endif /* CPU_DETECT_H */