projects
/
bertos.git
/ blobdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
|
commitdiff
|
tree
raw
|
inline
| side by side
Remove broken debug uart name.
[bertos.git]
/
bertos
/
cpu
/
avr
/
drv
/
adc_avr.c
diff --git
a/bertos/cpu/avr/drv/adc_avr.c
b/bertos/cpu/avr/drv/adc_avr.c
index 8c3217e73c5551fed554d6bf71ae735335eb9852..9a6f2d395f96460673ebadeee7c5f2f84d4bbbab 100644
(file)
--- a/
bertos/cpu/avr/drv/adc_avr.c
+++ b/
bertos/cpu/avr/drv/adc_avr.c
@@
-31,12
+31,13
@@
*
* \brief ADC hardware-specific definition
*
*
* \brief ADC hardware-specific definition
*
- * \version $Id$
* \author Francesco Sacchi <batt@develer.com>
*
* This module is automatically included so no need to include
* in test list.
* notest: avr
* \author Francesco Sacchi <batt@develer.com>
*
* This module is automatically included so no need to include
* in test list.
* notest: avr
+ *
+ * $WIZ$
*/
#include "adc_avr.h"
*/
#include "adc_avr.h"
@@
-54,9
+55,16
@@
#include <avr/io.h>
#include <avr/interrupt.h>
#include <avr/io.h>
#include <avr/interrupt.h>
+/**
+ * ADC voltage referencese.
+ *
+ * $WIZ$ avr_adc_refs = "ADC_AVR_AREF", "ADC_AVR_AVCC", "ADC_AVR_INT256"
+ * \{
+ */
#define ADC_AVR_AREF 0
#define ADC_AVR_AVCC 1
#define ADC_AVR_INT256 2
#define ADC_AVR_AREF 0
#define ADC_AVR_AVCC 1
#define ADC_AVR_INT256 2
+/* \} */
#if CONFIG_KERN
#include <cfg/module.h>
#if CONFIG_KERN
#include <cfg/module.h>
@@
-65,7
+73,7
@@
#if !CONFIG_KERN_SIGNALS
#if !CONFIG_KERN_SIGNALS
- #error Signals must be active to use ADC with kernel
+ #error Signals must be active to use
the
ADC with kernel
#endif
/* Signal adc convertion end */
#endif
/* Signal adc convertion end */
@@
-80,7
+88,7
@@
*/
ISR(ADC_vect)
{
*/
ISR(ADC_vect)
{
- sig_
signal
(adc_process, SIG_ADC_COMPLETE);
+ sig_
post
(adc_process, SIG_ADC_COMPLETE);
}
#endif /* CONFIG_KERN */
}
#endif /* CONFIG_KERN */
@@
-88,7
+96,7
@@
* Select mux channel \a ch.
* \todo only first 8 channels are selectable!
*/
* Select mux channel \a ch.
* \todo only first 8 channels are selectable!
*/
-
INLINE
void adc_hw_select_ch(uint8_t ch)
+void adc_hw_select_ch(uint8_t ch)
{
/* Set to 0 all mux registers */
ADMUX &= ~(BV(MUX4) | BV(MUX3) | BV(MUX2) | BV(MUX1) | BV(MUX0));
{
/* Set to 0 all mux registers */
ADMUX &= ~(BV(MUX4) | BV(MUX3) | BV(MUX2) | BV(MUX1) | BV(MUX0));
@@
-103,7
+111,7
@@
INLINE void adc_hw_select_ch(uint8_t ch)
* If a kernel is present, preempt until convertion is complete, otherwise
* a busy wait on ADCS bit is done.
*/
* If a kernel is present, preempt until convertion is complete, otherwise
* a busy wait on ADCS bit is done.
*/
-
INLINE
uint16_t adc_hw_read(void)
+uint16_t adc_hw_read(void)
{
// Ensure another convertion is not running.
ASSERT(!(ADCSRA & BV(ADSC)));
{
// Ensure another convertion is not running.
ASSERT(!(ADCSRA & BV(ADSC)));
@@
-127,7
+135,7
@@
INLINE uint16_t adc_hw_read(void)
/**
* Init ADC hardware.
*/
/**
* Init ADC hardware.
*/
-
INLINE
void adc_hw_init(void)
+void adc_hw_init(void)
{
/*
* Select channel 0 as default,
{
/*
* Select channel 0 as default,