Clean up code. Remove uneeded drive settings.
[bertos.git] / bertos / cpu / cortex-m3 / drv / hsmci_sam3.c
index 445022e29a1bdc6fdaa45c02acc9efa2f3033f40..d0b0c39675e5f47d33bad56f5d3f5eaf523f9a08 100644 (file)
 
 
 #include "hsmci_sam3.h"
+#include "hw/hw_sd.h"
 
 #include <drv/timer.h>
-#include <cpu/irq.h>
 #include <drv/irq_cm3.h>
+#include <drv/dmac_sam3.h>
 
-#include <io/cm3.h>
+#include <mware/event.h>
 
+#include <cpu/irq.h>
 
+#include <io/cm3.h>
 
-#define HSMCI_INIT_SPEED  400000
-#define HSMCI_CLK_DIV     ((CPU_FREQ / (HSMCI_INIT_SPEED << 1)) - 1)
 
-#define HSMCI_ERROR_MASK   (BV(HSMCI_SR_RINDE)    | \
-                                                       BV(HSMCI_SR_RDIRE)    | \
-                                                       BV(HSMCI_SR_RCRCE)    | \
-                                                       BV(HSMCI_SR_RENDE)    | \
-                                                       BV(HSMCI_SR_RTOE)     | \
-                                                       BV(HSMCI_SR_DCRCE)    | \
-                                                       BV(HSMCI_SR_DTOE)     | \
-                                                       BV(HSMCI_SR_CSTOE)    | \
-                                                       BV(HSMCI_SR_BLKOVRE)  | \
-                                                       BV(HSMCI_SR_ACKRCVE))
+#define HSMCI_CLK_DIV(RATE)     ((CPU_FREQ / (RATE << 1)) - 1)
 
 
 #define HSMCI_RESP_ERROR_MASK   (BV(HSMCI_SR_RINDE) | BV(HSMCI_SR_RDIRE) \
          | BV(HSMCI_SR_RENDE)| BV(HSMCI_SR_RTOE))
 
+#define HSMCI_DATA_ERROR_MASK   (BV(HSMCI_SR_DCRCE) | BV(HSMCI_SR_DTOE))
+
 #define HSMCI_READY_MASK     (BV(HSMCI_SR_CMDRDY) | BV(HSMCI_SR_NOTBUSY))
 #define HSMCI_WAIT()\
        do { \
                cpu_relax(); \
        } while (!(HSMCI_SR & BV(HSMCI_SR_CMDRDY)))
 
-#define HSMCI_ERROR()   (HSMCI_SR & HSMCI_ERROR_MASK)
 
-#define HSMCI_HW_INIT()  \
-do { \
-       PIOA_PDR = BV(19) | BV(20) | BV(21) | BV(22) | BV(23) | BV(24); \
-       PIO_PERIPH_SEL(PIOA_BASE, BV(19) | BV(20) | BV(21) | BV(22) | BV(23) | BV(24), PIO_PERIPH_A); \
-} while (0)
+#define HSMCI_WAIT_DATA_RDY()\
+       do { \
+               cpu_relax(); \
+       } while (!(HSMCI_SR & BV(HSMCI_SR_RXRDY)))
 
 
-#define STROBE_ON()   PIOB_SODR = BV(13)
-#define STROBE_OFF()  PIOB_CODR = BV(13)
-#define STROBE_INIT() \
-       do { \
-               PIOB_OER = BV(13); \
-               PIOB_PER = BV(13); \
-       } while(0)
+#define HSMCI_DMAC_CH    3
 
-static DECLARE_ISR(hsmci_irq)
-{
-       if (HSMCI_SR & BV(HSMCI_IER_RTOE))
-       {
-               HSMCI_ARGR = 0;
-               HSMCI_CMDR = 0 | HSMCI_CMDR_RSPTYP_NORESP | BV(HSMCI_CMDR_OPDCMD);
-       }
-}
 
-void hsmci_readResp(void *resp, size_t len)
+void hsmci_readResp(uint32_t *resp, size_t len)
 {
        ASSERT(resp);
-       uint32_t *r = (uint32_t *)resp;
 
        for (size_t i = 0; i < len ; i++)
-               r[i] = HSMCI_RSPR;
+               resp[i] = HSMCI_RSPR;
 }
 
 bool hsmci_sendCmd(uint8_t index, uint32_t argument, uint32_t reply_type)
 {
-       STROBE_ON();
        HSMCI_WAIT();
 
        HSMCI_ARGR = argument;
-       HSMCI_CMDR = index | reply_type | BV(HSMCI_CMDR_MAXLAT) | BV(HSMCI_CMDR_OPDCMD);
+       HSMCI_CMDR = index | reply_type | BV(HSMCI_CMDR_MAXLAT);
 
        uint32_t status = HSMCI_SR;
        while (!(status & BV(HSMCI_SR_CMDRDY)))
@@ -123,16 +99,80 @@ bool hsmci_sendCmd(uint8_t index, uint32_t argument, uint32_t reply_type)
                status = HSMCI_SR;
        }
 
-       STROBE_OFF();
        return 0;
 }
 
+#define HSMCI_WRITE_DMAC_CFG  (BV(DMAC_CFG_DST_H2SEL) | \
+                                                          BV(DMAC_CFG_SOD) | \
+                                                    ((0 << DMAC_CFG_DST_PER_SHIFT) & DMAC_CFG_DST_PER_MASK) | \
+                                                     (0 & DMAC_CFG_SRC_PER_MASK))
+
+#define HSMCI_WRITE_DMAC_CTRLB  (BV(DMAC_CTRLB_SRC_DSCR) | BV(DMAC_CTRLB_DST_DSCR) | \
+                                                               DMAC_CTRLB_FC_MEM2PER_DMA_FC | \
+                                                               DMAC_CTRLB_DST_INCR_FIXED | DMAC_CTRLB_SRC_INCR_INCREMENTING)
+
+#define HSMCI_WRITE_DMAC_CTRLA  (DMAC_CTRLA_SRC_WIDTH_WORD | \
+                                                               DMAC_CTRLA_DST_WIDTH_WORD)
+
+#define HSMCI_READ_DMAC_CFG  (BV(DMAC_CFG_SRC_H2SEL) | \
+                                                         BV(DMAC_CFG_SOD) | \
+                                                       ((0 << DMAC_CFG_DST_PER_SHIFT) & DMAC_CFG_DST_PER_MASK) | \
+                                                        (0 & DMAC_CFG_SRC_PER_MASK))
+
+#define HSMCI_READ_DMAC_CTRLB  (BV(DMAC_CTRLB_SRC_DSCR) | BV(DMAC_CTRLB_DST_DSCR) | \
+                                                               DMAC_CTRLB_FC_PER2MEM_DMA_FC | \
+                                                               DMAC_CTRLB_DST_INCR_INCREMENTING | DMAC_CTRLB_SRC_INCR_FIXED)
+
+#define HSMCI_READ_DMAC_CTRLA  (DMAC_CTRLA_SRC_WIDTH_WORD | \
+                                                               DMAC_CTRLA_DST_WIDTH_WORD)
+
+
+void hsmci_write(const uint32_t *buf, size_t word_num, size_t blk_size)
+{
+       HSMCI_DMA |= BV(HSMCI_DMA_DMAEN);
+       HSMCI_BLKR = (blk_size << HSMCI_BLKR_BLKLEN_SHIFT) & ~0x30000;
+
+       dmac_setSources(HSMCI_DMAC_CH, (uint32_t)buf, (uint32_t)&HSMCI_TDR);
+       dmac_configureDmac(HSMCI_DMAC_CH, word_num, HSMCI_WRITE_DMAC_CFG, HSMCI_WRITE_DMAC_CTRLA, HSMCI_WRITE_DMAC_CTRLB);
+       dmac_start(HSMCI_DMAC_CH);
+}
+
+void hsmci_read(uint32_t *buf, size_t word_num, size_t blk_size)
+{
+       HSMCI_DMA |= BV(HSMCI_DMA_DMAEN);
+       HSMCI_BLKR = blk_size << HSMCI_BLKR_BLKLEN_SHIFT;
+
+       dmac_setSources(HSMCI_DMAC_CH, (uint32_t)&HSMCI_RDR, (uint32_t)buf);
+       dmac_configureDmac(HSMCI_DMAC_CH, word_num, HSMCI_READ_DMAC_CFG, HSMCI_READ_DMAC_CTRLA, HSMCI_READ_DMAC_CTRLB);
+       dmac_start(HSMCI_DMAC_CH);
+}
+
+
+void hsmci_waitTransfer(void)
+{
+       while (!(HSMCI_SR & BV(HSMCI_SR_XFRDONE)))
+               cpu_relax();
+}
+
+void hsmci_setSpeed(uint32_t data_rate, int flag)
+{
+       if (flag & HSMCI_HS_MODE)
+               HSMCI_CFG |= BV(HSMCI_CFG_HSMODE);
+       else
+               HSMCI_CFG &= ~BV(HSMCI_CFG_HSMODE);
+
+       HSMCI_DTOR = 0xF8 | HSMCI_DTOR_DTOMUL_1;
+       HSMCI_CSTOR = 0xF8 | HSMCI_CSTOR_CSTOMUL_1;
+       HSMCI_MR = HSMCI_CLK_DIV(data_rate) | BV(HSMCI_MR_RDPROOF) | BV(HSMCI_MR_WRPROOF);
+
+       timer_delay(10);
+}
+
 void hsmci_init(Hsmci *hsmci)
 {
        (void)hsmci;
 
-       HSMCI_HW_INIT();
-       STROBE_INIT();
+       SD_PIN_INIT();
 
        pmc_periphEnable(HSMCI_ID);
        HSMCI_CR = BV(HSMCI_CR_SWRST);
@@ -141,11 +181,11 @@ void hsmci_init(Hsmci *hsmci)
 
        HSMCI_DTOR = 0xFF | HSMCI_DTOR_DTOMUL_1048576;
        HSMCI_CSTOR = 0xFF | HSMCI_CSTOR_CSTOMUL_1048576;
-       HSMCI_MR = HSMCI_CLK_DIV | ((0x7u << HSMCI_MR_PWSDIV_SHIFT) & HSMCI_MR_PWSDIV_MASK);
-       HSMCI_SDCR = 0;
+       HSMCI_MR = HSMCI_CLK_DIV(HSMCI_INIT_SPEED) | BV(HSMCI_MR_RDPROOF) | BV(HSMCI_MR_WRPROOF);
        HSMCI_CFG = BV(HSMCI_CFG_FIFOMODE) | BV(HSMCI_CFG_FERRCTRL);
 
-       sysirq_setHandler(INT_HSMCI, hsmci_irq);
        HSMCI_CR = BV(HSMCI_CR_MCIEN);
-       //HSMCI_IER = BV(HSMCI_IER_RTOE);
+       HSMCI_DMA = 0;
+
+       dmac_enableCh(HSMCI_DMAC_CH, NULL);
 }