X-Git-Url: https://codewiz.org/gitweb?a=blobdiff_plain;f=bertos%2Fcfg%2Fcfg_adc.h;h=df2587be517232fd86b9192faa5c39172c793330;hb=ec3166808afafa4cdae2f542253cd0a530e6ee79;hp=201616e7abd74bd4acb302be72ca50d888dd91d0;hpb=e0960b1b787503b712e42776f980d792836992fd;p=bertos.git diff --git a/bertos/cfg/cfg_adc.h b/bertos/cfg/cfg_adc.h index 201616e7..df2587be 100644 --- a/bertos/cfg/cfg_adc.h +++ b/bertos/cfg/cfg_adc.h @@ -27,12 +27,10 @@ * the GNU General Public License. * * Copyright 2008 Develer S.r.l. (http://www.develer.com/) - * All Rights Reserved. - * --> * - * \brief Configuration file for ADC module. + * --> * - * \version $Id$ + * \brief Configuration file for the ADC module. * * \author Daniele Basile */ @@ -41,26 +39,74 @@ #define CFG_ADC_H /** - * ADC timing setting parameter + * Module logging level. * - * - CONFIG_ADC_CLOCK is frequency clock for ADC conversion. - * - CONFIG_ADC_STARTUP_TIME minimum time for startup a conversion in micro second. - * - CONFIG_ADC_SHTIME minimum time for sample and hold in nano second. - * \{ + * $WIZ$ type = "enum" + * $WIZ$ value_list = "log_level" */ -#define CONFIG_ADC_CLOCK 4800000UL -#define CONFIG_ADC_STARTUP_TIME 20 -#define CONFIG_ADC_SHTIME 834 -/* \ * } */ +#define ADC_LOG_LEVEL LOG_LVL_INFO -/// ADC setting for AVR target -#define CONFIG_ADC_AVR_REF 1 -#define CONFIG_ADC_AVR_DIVISOR 2 +/** + * Module logging format. + * + * $WIZ$ type = "enum" + * $WIZ$ value_list = "log_format" + */ +#define ADC_LOG_FORMAT LOG_FMT_VERBOSE +/** + * Clock Frequency for ADC conversion. + * This frequency will be rounded down to an integer + * submultiple of CPU_FREQ. + * + * $WIZ$ type = "int" + * $WIZ$ supports = "at91" + * $WIZ$ max = 5000000 + */ +#define CONFIG_ADC_CLOCK 4800000UL +/** + * Minimum time for starting up a conversion [us]. + * + * $WIZ$ type = "int" + * $WIZ$ min = 20 + * $WIZ$ supports = "at91" + */ +#define CONFIG_ADC_STARTUP_TIME 20 -/// Enable ADS strobe. +/** + * Minimum time for sample and hold [ns]. + * + * $WIZ$ type = "int" + * $WIZ$ min = 600 + * $WIZ$ supports = "at91" + */ +#define CONFIG_ADC_SHTIME 834 + +/** + * ADC Voltage Reference. + * + * $WIZ$ type = "enum" + * $WIZ$ value_list = "avr_adc_refs" + * $WIZ$ supports = "avr" + */ +#define CONFIG_ADC_AVR_REF ADC_AVR_AVCC + +/** + * ADC clock divisor from main crystal. + * + * $WIZ$ type = "int" + * $WIZ$ min = 2 + * $WIZ$ max = 128 + * $WIZ$ supports = "avr" + */ +#define CONFIG_ADC_AVR_DIVISOR 2 + +/** + * Enable ADC strobe for debugging ADC ISR. + * + * $WIZ$ type = "boolean" + */ #define CONFIG_ADC_STROBE 0 #endif /* CFG_ADC_H */ -