X-Git-Url: https://codewiz.org/gitweb?a=blobdiff_plain;f=bertos%2Fcpu%2Fcortex-m3%2Fio%2Fsam3_dacc.h;h=562d5f495f988ff486dc3e3edb6973bce0556930;hb=d513d5362c8572a5721e7628ead88329f9773e37;hp=a0fac89c15e703c0dd59707b131a25c99d8452cb;hpb=62c46b4e540a9d6b8c8923f72d662d186a734b03;p=bertos.git diff --git a/bertos/cpu/cortex-m3/io/sam3_dacc.h b/bertos/cpu/cortex-m3/io/sam3_dacc.h index a0fac89c..562d5f49 100644 --- a/bertos/cpu/cortex-m3/io/sam3_dacc.h +++ b/bertos/cpu/cortex-m3/io/sam3_dacc.h @@ -49,7 +49,7 @@ * \{ */ #define DACC_CR_OFF 0x00000000 ///< Control register offeset. -#define DACC_CR (*((reg32_t*) (DACC_BASE + DACC_CR_OFF))) ///< Control register address. +#define DACC_CR (*((reg32_t*)(DACC_BASE + DACC_CR_OFF))) ///< Control register address. #define DACC_SWRST 0 ///< Software reset. /* \} */ @@ -165,8 +165,8 @@ /** * DACC Interrupt disable register */ -#define DACC_IMR_OFF 0x0000002C ///< Interrupt disable register offeset. -#define DACC_IMR (*((reg32_t*) (DACC_BASE + DACC_IMR_OFF))) ///< Interrupt disable register address. +#define DACC_IMR_OFF 0x0000002C ///< Interrupt mask register offeset. +#define DACC_IMR (*((reg32_t*) (DACC_BASE + DACC_IMR_OFF))) ///< Interrupt mask register address. /** * DACC Interrupt status register @@ -176,7 +176,7 @@ #define DACC_TXRDY 0 ///< Transmit ready interrupt #define DACC_EOC 1 ///< End of conversion interrupt -#define DACC_ENDTX 2 ///< End of transmit buffer interrupt +#define DACC_ENDTX 2 ///< End of DMA Interrupt Flag #define DACC_TXBUFE 3 ///< Transmit buffer empty interrupt