X-Git-Url: https://codewiz.org/gitweb?a=blobdiff_plain;f=cfg%2Fcpu.h;h=949282150a6f54ebc65dbfc0b87b1032a7353203;hb=f7759618132fca8a34d8a02dc6d0acf0474e6ca1;hp=51b142d6157bfd04e0573bb4f1a789e4f76bd9a3;hpb=2039edbef30cfdf57f9b8b50d622ce3f8be03d8e;p=bertos.git diff --git a/cfg/cpu.h b/cfg/cpu.h index 51b142d6..94928215 100755 --- a/cfg/cpu.h +++ b/cfg/cpu.h @@ -17,6 +17,27 @@ /*#* *#* $Log$ + *#* Revision 1.14 2006/07/19 12:54:12 bernie + *#* Documentation fixes. + *#* + *#* Revision 1.13 2006/03/27 04:49:23 bernie + *#* CPU_IDLE(): Fix for new emulator. + *#* + *#* Revision 1.12 2006/03/21 10:52:39 bernie + *#* Update ARM support. + *#* + *#* Revision 1.11 2006/03/20 17:49:00 bernie + *#* Spacing fix. + *#* + *#* Revision 1.10 2006/02/24 01:17:30 bernie + *#* CPU_SAVED_REGS_CNT: Declare for x86/x86_64. + *#* + *#* Revision 1.9 2006/02/23 09:08:43 bernie + *#* Add note for a frequently reported non-bug. + *#* + *#* Revision 1.8 2006/02/10 12:37:45 bernie + *#* Add support for ARM on IAR. + *#* *#* Revision 1.7 2005/11/27 03:04:38 bernie *#* Add POSIX emulation for IRQ_* macros; Add Qt support. *#* @@ -60,20 +81,21 @@ #define DEVLIB_CPU_H #include /* for uintXX_t */ +#include /* ARCH_EMUL */ -/*! +/** * \name Macros for determining CPU endianness. * \{ */ #define CPU_BIG_ENDIAN 0x1234 -#define CPU_LITTLE_ENDIAN 0x3412 +#define CPU_LITTLE_ENDIAN 0x3412 /* Look twice, pal. This is not a bug. */ /*\}*/ -/*! Macro to include cpu-specific versions of the headers. */ +/** Macro to include cpu-specific versions of the headers. */ #define CPU_HEADER(module) PP_STRINGIZE(PP_CAT3(module, _, CPU_ID).h) -/*! Macro to include cpu-specific versions of implementation files. */ +/** Macro to include cpu-specific versions of implementation files. */ #define CPU_CSOURCE(module) PP_STRINGIZE(PP_CAT3(module, _, CPU_ID).c) @@ -109,6 +131,7 @@ #define CPU_REGS_CNT 7 + #define CPU_SAVED_REGS_CNT 7 #define CPU_STACK_GROWS_UPWARD 0 #define CPU_SP_ON_EMPTY_SLOT 0 #define CPU_BYTE_ORDER CPU_LITTLE_ENDIAN @@ -127,6 +150,118 @@ #define CPU_REG_BITS 32 #endif +#elif CPU_ARM + + typedef uint32_t cpuflags_t; + typedef uint32_t cpustack_t; + + /* Register counts include SREG too */ + #define CPU_REG_BITS 32 + #define CPU_REGS_CNT 16 + #define CPU_SAVED_REGS_CNT FIXME + #define CPU_STACK_GROWS_UPWARD 0 //FIXME + #define CPU_SP_ON_EMPTY_SLOT 0 //FIXME + #define CPU_BYTE_ORDER (__BIG_ENDIAN__ ? CPU_BIG_ENDIAN : CPU_LITTLE_ENDIAN) + #define CPU_HARVARD 0 + + #ifdef __IAR_SYSTEMS_ICC__ + + #include + + #if __CPU_MODE__ == 1 /* Thumb */ + /* Use stubs */ + extern cpuflags_t get_CPSR(void); + extern void set_CPSR(cpuflags_t flags); + #else + #define get_CPSR __get_CPSR + #define set_CPSR __set_CPSR + #endif + + #define NOP __no_operation() + #define IRQ_DISABLE __disable_interrupt() + #define IRQ_ENABLE __enable_interrupt() + + #define IRQ_SAVE_DISABLE(x) \ + do { \ + (x) = get_CPSR(); \ + __disable_interrupt(); \ + } while (0) + + #define IRQ_RESTORE(x) \ + do { \ + set_CPSR(x); \ + } while (0) + + #define IRQ_GETSTATE() \ + ((bool)(get_CPSR() & 0xb0)) + + #define BREAKPOINT /* asm("bkpt 0") DOES NOT WORK */ + + #else /* !__IAR_SYSTEMS_ICC__ */ + + #warning "IRQ_ macros need testing!" + + #define NOP asm volatile ("mov r0,r0" ::) + + #define IRQ_DISABLE \ + do { \ + asm volatile ( \ + "mrs r0, cpsr\n\t" \ + "orr r0, r0, #0xb0\n\t" \ + "msr cpsr, r0" \ + :: \ + ); \ + } while (0) + + #define IRQ_ENABLE \ + do { \ + asm volatile ( \ + "mrs r0, cpsr\n\t" \ + "bic r0, r0, #0xb0\n\t" \ + "msr cpsr, r0" \ + :: \ + ); \ + } while (0) + + #define IRQ_SAVE_DISABLE(x) \ + do { \ + asm volatile ( \ + "mrs r0, cpsr\n\t" \ + "mov %0, r0\n\t" \ + "orr r0, r0, #0xb0\n\t" \ + "msr cpsr, r0" \ + : "=r" (x) \ + : /* no inputs */ \ + : "r0" \ + ); \ + } while (0) + + #define IRQ_RESTORE(x) \ + do { \ + asm volatile ( \ + "mov r0, %0\n\t" \ + "msr cpsr, r0" \ + : /* no outputs */ \ + : "r" (x) \ + : "r0" \ + ); \ + } while (0) + + #define IRQ_GETSTATE() \ + ({ \ + uint32_t sreg; \ + asm volatile ( \ + "mrs r0, cpsr\n\t" \ + "mov %0, r0" \ + : "=r" (sreg) + : /* no inputs */ + : "r0" \ + ); \ + (bool)(sreg & 0xb0); \ + }) + + #endif /* __IAR_SYSTEMS_ICC_ */ + #elif CPU_PPC #define NOP asm volatile ("nop" ::) @@ -339,7 +474,7 @@ #else #define CPU_PUSH_CALL_CONTEXT(sp, func) \ - CPU_PUSH_WORD((sp), (func)) + CPU_PUSH_WORD((sp), (cpustack_t)(func)) #endif @@ -450,15 +585,12 @@ STATIC_ASSERT(sizeof(uint64_t) * CPU_BITS_PER_CHAR == 64); #if defined(ARCH_EMUL) && (ARCH & ARCH_EMUL) /* This emulator hook should yield the CPU to the host. */ EXTERN_C_BEGIN - void SchedulerIdle(void); + void emul_idle(void); EXTERN_C_END - #define CPU_IDLE SchedulerIdle() + #define CPU_IDLE emul_idle() #else /* !ARCH_EMUL */ #define CPU_IDLE do { /* nothing */ } while (0) #endif /* !ARCH_EMUL */ #endif /* !CPU_IDLE */ -/* OBSOLETE */ -#define SCHEDULER_IDLE CPU_IDLE - #endif /* DEVLIB_CPU_H */